Documentation Home Page ARTEMiS Home Page
Pour la documentation en FRANÇAIS, utilisez l'outil de traduction de votre navigateur Chrome, Edge ou Safari. Voir un exemple.

Skip to end of metadata
Go to start of metadata

You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 2 Current »

In ARTEMiS v7, 2-level inverter (2LI) can be compensated ’inline’ in SSN, which results in a compensated simulation similar to the well-known TSB of OPAL-RT but without the internal delays associated with TSB.

See the online demo ssn_itsb_2levelvsc_hvdclink.mdl for more details.



Note: IVIC does not work for 3-level NPC inverters (3LNPCI). However, there is a demo called ThreeLevelInverter_IVIC_RTE2.mdl that use IVIC method in a surrogate circuit of the 3LNPCI.


  • No labels