The following block diagram shows the layout of the OP5020XG CPU-based real-time simulator and of the OP4810-IO FPGA processor and I/O expansion unit at the heart of the bundle. It is a top view showing the component placement and interconnection.
Documentation Home Page ◇ HIL2GO Main Menu
Pour la documentation en FRANÇAIS, utilisez l'outil de traduction de votre navigateur Chrome, Edge ou Safari. Voir un exemple.
General
Content
Integrations
App links