Documentation Home Page ◇ eHS Toolbox Home Page
Pour la documentation en FRANÇAIS, utilisez l'outil de traduction de votre navigateur Chrome, Edge ou Safari. Voir un exemple.
V2.17 Official Firmware Documentation
Software Requirements
General Firmware list
Legend Status | SE Available in Schematic Editor Workflow SPS Available in Simscape Electrical Specialized Power Systems (SPS) Workflow | SE* Custom Schematic Editor Workflow * Custom firmware descriptions allow external models to be integrated into the Schematic Editor S-function Workflow. |
Important note
Extra costs might apply for custom and non-standard firmware.
OP4815 | ||||||||
---|---|---|---|---|---|---|---|---|
Part Number | Details | Version | Generation | eHS licence class | Machines | Miscellaneous Features | Quad Encoder Resolver | Bitstream |
| 1.0.0 | Gen5 SE | x128 x64 x32 x16 |
| FPGA Scope |
| OP5145_2-EX-0001-3_5_0_817-eHSx128_Gen5_500Mhz_Machines_IoConf1-5A-1F | |
OP4815_500Mhz_x128eHSGen5_Motors_PMSMVDQ |
OP5707 - OP5607 | ||||||||
---|---|---|---|---|---|---|---|---|
Part Number | Details | Version | Generation | eHS licence class | Machines | Miscellaneous Features | Quad Encoder Resolver | Bitstream |
FW300-V71 | 1.12.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_4_0_814-eHSx128_Gen4_Machines_IOConfig1-35-4E | |
OP5607_300_eHS_Gen4_x128_Machines_SE_withIOs_rtxsg | ||||||||
FW300-V71 | 1.4.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_4_0_814-eHSx128_Gen4_Induction_Machines_IOConfig1-40-1B | |
OP5607_300_eHS_Gen4_x128_Induction_Machines_SE_withIOs_rtxsg | ||||||||
FW301-V71 | 1.9.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_4_0_814-eHSx128_Gen4_PMSMSH_IOConfig1-03-19 | |
OP5607_300_eHS_Gen4_x128_PMSMSH_SE_withIOs_rtxsg | ||||||||
| 1.4.6 | Gen5 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_5_0_817-eHSx128_Gen5_PMSM_IOConfig1-55-52 | |
OP5607_300_eHS_Gen5_x128_Machines_SE_withIOs_rtxsg | ||||||||
| 1.0.2 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_4_1_816-eHSx128_Gen4_PowerSystems_FDLine_IOConfig1-2C-03 | |
OP5607_eHSx128_PowerSystems_FDLine_IOConfig1_rtxsg | ||||||||
1.1.1 | Gen4 SE* SPS | x128 x64 x32 x16 |
| FPGA Scope |
| VC707_2-EX-0001-3_4_0_814-eHSx128_Gen4_Machines_IOConfig1-1-40-5A | ||
OP5607_300_eHS_Gen4_x128_Machines_SE_withIOs_DigitalBidirectionnal_rtxsg |
OP4512/OP4610 | ||||||||
---|---|---|---|---|---|---|---|---|
Part | Details | Version | Generation | eHS licence | Machines | Miscellaneous Features | Quad Encoder Resolver | Bitstream |
| 1.7.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| TE0741_4-EX-0001-3_4_0_814-eHSx128_Gen4_Machines_IOConfig2-3C-16 | |
OP4510_400_eHS_Gen4_x128_Machines_SE_IOConfig2_rtxsg | ||||||||
| 1.4.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| TE0741_4-EX-0001-3_4_0_814-eHSx128_Gen4_Induction_Machines_IOConfig2-22-2B | |
OP4510_400_eHS_Gen4_x128_Induction_Machines_SE_IOConfig2_rtxsg | ||||||||
| 1.6.0 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| TE0741_4-EX-0001-3_4_0_814-eHSx128_Gen4_PMSMSH_IOConfig2-3E-13 | |
OP4510_400_eHS_Gen4_x128_PMSMSH_SE_IOConfig2_rtxsg | ||||||||
| 1.5.3 | Gen5 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| TE0741_4-EX-0001-3_4_1_816-eHSx128_Gen5_PMSM_IOConfig2-FB-18 | |
OP4510_400_eHS_Gen5_x128_Machines_SE_IOConfig2_rtxsg | ||||||||
| 1.0.2 | Gen4 SE SPS | x128 x64 x32 x16 |
| FPGA Scope |
| TE0741_4-EX-0001-3_4_1_816-eHSx128_Gen4_PowerSystems_FDLine_IOConfig2-1C-03 | |
OP4510_eHSx128_PowerSystems_FDLine_IOConfig2_rtxsg | ||||||||
| N/A | Gen4 SE* SPS | x64 x32 x16
|
| FPGA Scope |
| TE0741_4-EX-0001-3_2_10_45-eHSx64gen4_PMSMSH_with_IOs-41-04 | |
OP4510_400_eHSGen4_Motors_PMSMSH_withIOs_rtxsg |
OP4510 | ||||||||
---|---|---|---|---|---|---|---|---|
Part Number | Details | Version | Generation | eHS licence class | Machines | Miscellaneous Features | Quad Encoder Resolver | Bitstream |
FW303-K31 | 1.11.0 | Gen4 SE SPS | x64 x32 x16 |
| FPGA Scope |
| TE0741_3-EX-0001-3_4_0_814-eHSx64_Gen4_Machines_IOConfig1-3B-48 | |
OP4510_300_eHS_Gen4_x64_Machines_SE_IOConfig1_rtxsg | ||||||||
| 1.7.0 | Gen4 SE SPS | x64 x32 x16 |
| FPGA Scope |
| TE0741_3-EX-0001-3_4_0_814-eHSx64_Gen4_Machines_IOConfig2-3F-13 | |
OP4510_300_eHS_Gen4_x64_Machines_SE_IOConfig2_rtxsg | ||||||||
FW304-K31 | 1.9.0 | Gen4 SE SPS | x32 x16 |
| FPGA Scope |
| TE0741_3-EX-0001-3_4_0_814-eHSx32_Gen4_PMSMSH_IOConfig1-02-16 | |
OP4510_300_eHS_Gen4_x32_PMSMSH_SE_IOConfig1_rtxsg | ||||||||
| 1.1.1 | Gen4 SE* SPS | x64 x32 x16 |
| FPGA Scope |
| TE0741_3-EX-0001-3_3_6_811-eHSx64_Gen4_Motors_with_IOs-43-09 | |
OP4510_300_eHSGen4_Motors_PMSMVDQ_withIOs_rtxsg | ||||||||
| 1.0.0 | Gen4 SPS | x64
|
| FPGA Scope |
| TE0741_3-EX-0001-3_3_2_804-eHSx64_Gen4_PMSMSH_with_IOs-44-08 | |
OP4510_300_eHSGen4_Motors_PMSMSHnoSRM_withIOs_rtxsg |
Standard IO config
Hardware | Description | Slot 1A | Slot 1B | Slot 1C | Slot 2A | Slot 2B | Slot 2C | IO Extension |
---|---|---|---|---|---|---|---|---|
IO Card |
| OP48H10 | OP48H10 |
| ||||
OP4810 OP4815 | IOConfig1 | 32 DIO | 16 AO | 16 AI | 32 DIO | 16 AO | 16 AI | RS422 6DI 6DO |
Hardware | Description | Slot 1A | Slot 1B | Slot 2A | Slot 2B | Slot 3A | Slot 3B | Slot 4A | Slot 4B | IO Extension |
---|---|---|---|---|---|---|---|---|---|---|
OP5707 OP5650 | IOConfig1 | 16 AO - OP5330-3 | 16 AI - OP5340 | 32 DI - OP5353 | 32 DO - OP5360-2 | 16 AO - OP5330-3 | 16 AO - OP5330-3 | 32 DI - OP5353 | 32 DO - OP5360-2 | n/a |
OP5707 OP5650 | IOConfig2 | 16 AO - OP5330-3 | 16 AI - OP5342 | 32 DI - OP5353 | 32 DO - OP5360-2 | 16 AO - OP5330-3 | 16 AO - OP5330-3 | 32 DI - OP5353 | 32 DO - OP5360-2 | n/a |
OP4510 OP4512 OP4610 | IOConfig1 | 32 DI - OP5353 | 32 DO - OP5360-2 | 16 AI - OP5340 | 16 AO - OP5330-3 | n/a | n/a | n/a | n/a | RS422 6DI 6DO |
OP4510 OP4512 OP4610 | IOConfig2 | 32 DIO - OP5369 | 16 AO - OP5330-3 | 16 AI - OP5342 | 16 AO - OP5330-3 | n/a | n/a | n/a | n/a | RS422 6DI 6DO |
(1) Only supported with S-Function Driver
Compatible IO config
All above mentioned firmwares support the "Polymorphism" feature. The cards listed here are compatible at the same location/slot.
To activate the Polymorphism, the parameter "Disable strict hardware mismatch validation" must be set to true in the FPGA configuration (OPAL-RT Board or OpCtrl)
OPAL-RT TECHNOLOGIES, Inc. | 1751, rue Richardson, bureau 1060 | Montréal, Québec Canada H3K 1G6 | opal-rt.com | +1 514-935-2323
Follow OPAL-RT: LinkedIn | Facebook | YouTube | X/Twitter