Documentation Home Page ◇ eHS Toolbox Home Page
Pour la documentation en FRANÇAIS, utilisez l'outil de traduction de votre navigateur Chrome, Edge ou Safari. Voir un exemple.
V2.10 Virtex-7 VC707 - eHS x128 - Gen5 - IO Config1
OPAL-RT TECHNOLOGIES
1751 Richardson suite 1060, Montréal QC Canada H3K 1G6
www.opal-rt.com
© 2023 OPAL-RT TECHNOLOGIES All rights reserved
Legend
SCHEMATIC EDITOR WORKFLOW
Introduction
This firmware includes:
- One eHS x128 Gen5 Solver
- One Analog Output Mapping and Rescaling (AOMR) module
- One Analog Input Differential Rescaling (AIR) module
- One Thermal Losses (TL) module
- One Saturable Transformer (satXFO) module
LoadIn/DataIn/DataOut mapping
LoadIn | DataIn | DataOut | |
1 | Config eHS | Inputs eHS | eHS Averaged |
2 | Scenario / Rst eHS = Status | TSDO 1 - eHS 0 to 7 | eHS DownSample |
3 | TSDO 2 - eHS 8 to 15 | Digital In 2A - 0 to 7 | |
4 | PWM 2B - 0 to 7 | TSDO 3 - eHS 16 to 23 | Digital In 2A - 8 to 15 |
5 | PWM 2B - 8 to 15 | TSDO 4 - eHS 24 to 31 | Digital In 2A - 16 to 23 |
6 | PWM 2B - 16 to 23 | TSDO 5 - eHS 32 to 39 | Digital In 2A - 24 to 31 |
7 | PWM 2B - 24 to 31 | TSDO 6 - eHS 40 to 47 | Digital In 4A - 0 to 7 |
8 | PWM 4B - 0 to 7 | TSDO 7 - eHS 48 to 55 | Digital In 4A - 8 to 15 |
9 | PWM 4B - 8 to 15 | TSDO 8 - eHS 56 to 63 | Digital In 4A - 16 to 23 |
10 | PWM 4B - 16 to 23 | TSDO 9 - eHS 64 to 71 | Digital In 4A - 24 to 31 |
11 | PWM 4B - 24 to 31 | Digital Out 2B - SDO 0 to 7 | Analog In 1B - 0 to 7 |
12 | Config AOMR | Digital Out 2B - SDO 8 to 15 | Analog In 1B - 8 to 15 |
13 | eHS PWM 1 - eHS 24 to 31 | Digital Out 2B - SDO 16 to 23 | eHS Period Averaged |
14 | eHS PWM 2 - eHS 0 to 7 | Digital Out 2B - SDO 24 to 31 | eHS Period DownSample |
15 | eHS PWM 3 - eHS 8 to 15 | Digital Out 4B - SDO 0 to 7 | TimeOn Averaged |
16 | eHS PWM 4 - eHS 16 to 23 | Digital Out 4B - SDO 8 to 15 | Thermal Losses |
17 | Config AIR | Digital Out 4B - SDO 16 to 23 | TimeOn DownSample |
18 | Digital Out 4B - SDO 24 to 31 | ||
19 | AOMR/Analog Out 1A - 0 to 7 | ||
20 | Analog Out 1A - 8 to 15 | ||
21 | Config Thermal Losses | Analog Out 3A - 0 to 7 | |
22 | SFP | Analog Out 3 - 8 to 15 | |
23 | eHS PWM 1 - 0 to 7 | ||
24 | eHS PWM 2 - 8 to 15 | ||
25 | eHS PWM 3 - 16 to 23 | ||
26 | eHS PWM 4 - 24 to 31 | ||
27 | eHS SWG | ||
28 | |||
29 | |||
30 | |||
31 | Analog Out 3B - 0 to 7 | ||
32 | Analog Out 3B - 8 to 15 | ||
33 | Thermal Losses | ||
34 | SFP |
System Overview
Extensive I/O compatibility (Polymorphism)
Listed cards are compatible at the same location (More details)
|
| ||||||||||||||||||
|
|
eHS solver
SPS WORKFLOW SPECIFIC
Connectivity
SPS WORKFLOW SPECIFIC
Source Type | Source Index | Source Name | Details |
---|---|---|---|
Input | 0 | CPU Input | |
1 | eHS Analog In | Slot 1B - Ch00-15 | |
2 | Data Stream from SFP #00 | ||
3 | Sine Wave Generator | ||
4 | Saturable Transformer | ||
Gate | 0 | Digital Input | Slot 2A - Ch00-31 |
1 | PWM | ||
2 | CPU Gating Signal | ||
3 | Digital Input | Slot 4A - Ch00-31 |
SPS WORKFLOW SPECIFIC
To contextualize the Input and Gate Configuration table with this firmware configuration, the eHS firmware config tab must be configured with the following custom input source enumeration:
{'CPU Model',0,128;'Analog In',1,16;'Sine Wave Generator',3,32;'SFP',2,16;'Saturable Transformer',4,32}
And this custom gate sources enumeration:
{'CPU Model',2,72;'Digital Inputs 2A',0,32;'PWM',1,32;'Digital Inputs 4A',0,32}
Thermal Losses module (TL)
SPS WORKFLOW SPECIFIC
There is one Thermal Losses tab in the eHS CPU block allowing to configure all four thermal models.
SPS Workflow - Thermal Losses (TL) block
Communication port configuration for the Thermal Losses (TL) block
Thermal Losses | |
---|---|
Data In Port Number | 33 |
Load In Port Number | 21 |
Data Out Port Number | 16 |
Analog Output Mapping and Rescaling module (AOMR)
AUTOMATIC AND NOT VISIBLE IN SCHEMATIC EDITOR WORKFLOW
There is one AOMR block allowing to configure all 32 analog outputs.
AOMR Master Subsystem (SM) block
Communication port configuration for the Analog Output Mapping and Rescaling (AOMR) block
AOMR - Slot 1A/3B | |
---|---|
Version | V2 |
Data In Port Number | 19 |
Load In Port Number | 12 |
AOMR Output
Lane Index | Signal Source | Details |
---|---|---|
0 | eHS Outputs | eHS Y01-128 |
1 | Data Stream from SFP #01 |
Analog Input Differential Rescaling module (AIR)
AUTOMATIC AND NOT VISIBLE IN SCHEMATIC EDITOR WORKFLOW
AIR block configures analog inputs for eHS.
AIR block
Communication port configuration for the Analog Input Differential Rescaling (AIR) block
AIR -Slot 1B | |
---|---|
Channels | Ch00-15 |
Load In Port Number | 17 |
SFP Mapping and Communication Block
A total of 32 inputs and 32 outputs are available and configured using the SFP mapping and communication block.
Schematic Editor Workflow - SFP Mapping and Communication block
Communication port configuration for the SFP mapping and communication block
SFP - Channel 0 | |
---|---|
Data In Port Number | 34 |
Load In Port Number | 22 |
Analog In module (AI)
AI block reads signals from analog input channels on the simulator.
SPS Workflow - AI block
Schematic Editor Workflow - OPAL-Board/DO
RT-LAB
HYPERSIM
Communication port configuration for the Analog Input (AI) block
Slot 1B | ||
---|---|---|
Channels | Ch00-07 | Ch08-15 |
Data Out Port Number | 11 | 12 |
Connector Pin Assignment
Please refer to your hardware documentation
Analog Out module (AO)
AO block configures analog output channels on the simulator.
SPS Workflow - AO block
Schematic Editor Workflow - OPAL-Board/DO
RT-LAB
HYPERSIM
Communication port configuration for the Analog Output (AO) block
Slot 1A | Slot 3B | Slot 3A | ||||
---|---|---|---|---|---|---|
Channels | Ch00-07 | Ch08-15 | Ch00-07 | Ch08-15 | Ch00-07 | Ch08-15 |
Data In Port Number | 19 | 20 | 21 | 22 | 31 | 32 |
Connector Pin Assignment
Please refer to your hardware documentation
Digital In module (DI)
DI block reads signals from digital input channels on the simulator. It could be static, TSDI or PWMIn.
SPS Workflow - DI block
Schematic Editor Workflow - OPAL-Board/DO
RT-LAB
HYPERSIM
Communication port configuration for the Digital Input (DI) block
Slot 2A | Slot 4A | |||||||
---|---|---|---|---|---|---|---|---|
Channels | Ch00-07 | Ch08-15 | Ch16-23 | Ch24-31 | Ch00-07 | Ch08-15 | Ch16-23 | Ch24-31 |
Data Out Port Number | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |
Connector Pin Assignment
Please refer to your hardware documentation
Digital Out module (DO)
DO block configures digital output channels on the simulator. It could be static, TSDO or PWMOut.
SPS Workflow - DO block
Schematic Editor Workflow - OPAL-Board/DO
RT-LAB
HYPERSIM
Communication port configuration for the Digital Output (DO) block
Slot 2B | Slot 4B | |||||||
---|---|---|---|---|---|---|---|---|
Channels | Ch00-07 | Ch08-15 | Ch16-23 | Ch24-31 | Ch00-07 | Ch08-15 | Ch16-23 | Ch24-31 |
Data In Port Number | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
Load In Port Number | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
Connector Pin Assignment
Please refer to your hardware documentation
OPAL-RT TECHNOLOGIES, Inc. | 1751, rue Richardson, bureau 1060 | Montréal, Québec Canada H3K 1G6 | opal-rt.com | +1 514-935-2323
Follow OPAL-RT: LinkedIn | Facebook | YouTube | X/Twitter