Documentation Home Page ◇ Power Electronics Add-On for NI VeriStand Home Page
Pour la documentation en FRANÇAIS, utilisez l'outil de traduction de votre navigateur Chrome, Edge ou Safari. Voir un exemple.
eHSx64_Quad_PMSM_VDQ_IO_7891
Specifications
IO Capabilities
This configuration requires the following FPGA boards. Please refer to the linked product page for additional information.
The PXIe-7891R supports the following features:
IO Type | Details |
---|---|
Analog Input | 18 CH, 2MS/s, 16-bit, +/- 20V Input Signal Range, Differential Tunable Gain, Offset, and Min/Max Saturation |
Analog Output | 64 CH Total: 32 CH, 4MS/s, 16-bit & 32 CH, 2MS/s, 16-bit, +/- 10V Input Signal Range User-defined mapping to Analog Outputs available with tunable Gain, Offset, and Min/Max Saturation.
|
Digital Input | 0-64 CH, 10MHz, 3.3V or 5.0V TTL |
Digital Output | 0-64 CH, 10MHz, 3.3V or 5.0V TTL User-defined mapping to Digital Outputs available with tunable Polarity.
|
The DIO line direction and DIO line voltage level is user-configurable using the FPGA page in the Power Electronics Addon.
Refer to 7891 IO Pinout [eHSx64_Quad_PMSM_VDQ_IO_7891] to see the IO assignment.
Modeling Capabilities
This configuration includes a pre-compiled firmware/bitfile which contains the following features:
Features | Low Latency Support |
---|---|
⚫ | |
⚫ | |
1x Encoder/machine | ⚫ |
1x Resolver/machine | ⚫ |
⚪ | |
16x PWM Generators | ⚫ |
⚪ | |
64x Analog Outputs | ⚪ |
16x Analog Inputs | ⚪ |
0-64x Digital Outputs | ⚪ |
0-64x Digital Inputs | ⚪ |
⚪ | |
⚪ |
⚫ = Supported ⚪ = Not Supported
In features with Low Latency Support, data is transferred between the FPGA and Real Time VeriStand Channels through the Low Latency FPGA Communication Processes. For more information related to communication processes in the Power Electronics Add-On, refer to Processor Assignments.
OPAL-RT TECHNOLOGIES, Inc. | 1751, rue Richardson, bureau 1060 | Montréal, Québec Canada H3K 1G6 | opal-rt.com | +1 514-935-2323
Follow OPAL-RT: LinkedIn | Facebook | YouTube | X/Twitter